



# HIGH-SPEED, FULLY DIFFERENTIAL, CONTINUOUSLY VARIABLE GAIN AMPLIFIER

Check for Samples: THS7530

#### **FEATURES**

- Low Noise: V<sub>n</sub> = 1.1 nV/√Hz,
   Noise Figure = 9 dB
- Low Distortion:
  - - HD<sub>2</sub> = -65 dBc, HD<sub>3</sub> = -61 dBc at 32 MHz
  - - IMD<sub>3</sub> = -62 dBc, OIP<sub>3</sub> = 21 dBm at 70 MHz
- 300 MHz Bandwidth
- Continuously Variable Gain Range: 11.6 dB to 46.5 dB
- Gain Slope: 38.8 dB/V
- · Fully Differential Input and Output
- Output Common-Mode Voltage Control
- Output Voltage Limiting

#### **APPLICATIONS**

- Time Gain Amplifiers in Ultra Sound, Sonar, and Radar
- Automatic Gain Control in Communication and Video
- System Gain Calibration in Communications
- Variable Gain in Instrumentation

#### **DESCRIPTION**

The THS7530 is fabricated using Texas Instruments' state-of-the-art BiCom III SiGe complementary bipolar process. The THS7530 is a dc-coupled, wide bandwidth amplifier with voltage-controlled gain. The amplifier has high-impedance differential inputs and low-impedance differential outputs with high bandwidth gain control, output common-mode control, and output voltage clamping.

Signal channel performance is exceptional with 300-MHz bandwidth, and third harmonic distortion of -61 dBc at 32 MHz with  $1-V_{PP}$  output into  $400~\Omega$ .

Gain control is linear in dB with 0 V to 0.9 V varying the gain from 11.6 dB to 46.5 dB with 38.8-dB/V gain slope.

Output voltage limiting is provided to limit the output voltage swing, and prevent saturating following stages.

The device is characterized for operation over the industrial temperature range, -40°C to +85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGING/ORDERING INFORMATION(1)

| PART NUMBER | PACKAGE TYPE | PACKAGE MARKING | TRANSPORT MEDIA, QUANTITY |
|-------------|--------------|-----------------|---------------------------|
| THS7530PWP  | T000D 44 DD  | TH07520         | Rails, 90                 |
| THS7530PWPR | TSSOP-14-PP  | THS7530         | Tape and Reel, 2000       |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document or see the TI web site at www.ti.com.

## **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating free-air temperature range, unless otherwise noted.

|                                   |          |                                                     | THS7530                      |
|-----------------------------------|----------|-----------------------------------------------------|------------------------------|
| V <sub>S+</sub> - V <sub>S-</sub> | Supply   | voltage                                             | 5.5 V                        |
| VI                                | Input vo | oltage                                              | ±V <sub>S</sub>              |
| Io                                | Output   | current                                             | 65 mA                        |
| $V_{ID}$                          | Differer | ntial input voltage                                 | ±4 V                         |
|                                   | Continu  | ous power dissipation                               | See Dissipation Rating Table |
| +                                 | Maximu   | ım junction temperature                             | +150°C                       |
| $T_J$                             | Maximu   | ım junction temperature for long term stability (2) | +125°C                       |
| T <sub>stg</sub>                  | Storage  | e temperature range                                 | −65°C to +150°C              |
| -                                 |          | НВМ                                                 | 3000 V                       |
|                                   | ESD      | CDM                                                 | 1500 V                       |
|                                   |          | MM                                                  | 200 V                        |

<sup>(1)</sup> The absolute maximum ratings under any condition is limited by the constraints of the silicon process. Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### **PACKAGE THERMAL DATA**

| PACKAGE                     | РСВ                                                                      | θ <sub>JA</sub><br>(°C/W) | (°C/W) <sup>(1)</sup> | T <sub>A</sub> = 25°C<br>POWER RATING <sup>(2)</sup> |
|-----------------------------|--------------------------------------------------------------------------|---------------------------|-----------------------|------------------------------------------------------|
| PWP (14-pin) <sup>(3)</sup> | See Layout Considerations in the Application section of this data sheet. | 37.5                      | 2.07                  | 3 W                                                  |

- 1) This data was taken using the JEDEC High-K test printed circuit board (PCB).
- (2) This data was taken using 2 oz. trace and copper pad that is soldered directly to a 3 in x 3 in PCB.
- (3) The THS7530 incorporates a PowerPAD™ on the underside of the chip. This acts as a heatsink and must be connected to a thermally dissipative plane for proper power dissipation. Failure to do so may result in exceeding the maximum junction temperature which could permanently damage the device. See TI technical briefs SLMA002 and SLMA004 for more information about using the PowerPAD thermally enhanced package.

#### RECOMMENDED OPERATING CONDITIONS

|                        |                                | TEST CONDITIONS                             | MIN | TYP | MAX | UNIT |
|------------------------|--------------------------------|---------------------------------------------|-----|-----|-----|------|
| $[V_{S-}$ to $V_{S+}]$ | Supply voltage                 |                                             | 4.5 | 5   | 5.5 | V    |
| $T_A$                  | Operating free-air temperature |                                             | -40 |     | +85 | ů    |
|                        | Input common mode voltage      | $[V_{S-} \text{ to } V_{S+}] = 5 \text{ V}$ |     | 2.5 |     | V    |
|                        | Output common mode voltage     | $[V_{S-} \text{ to } V_{S+}] = 5 \text{ V}$ |     | 2.5 |     | V    |

Product Folder Link(s): THS7530

<sup>(2)</sup> The maximum junction temperature for continuous operation is limited by package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device.



#### **SPECIFICATIONS: MAIN AMPLIFIER**

 $V_{S+} = 5 \text{ V}$ ,  $V_{S-} = 0 \text{ V}$ ,  $V_{OCM} = 2.5 \text{ V}$ ,  $V_{ICM} = 2.5 \text{ V}$ ,  $V_{G-} = 0 \text{ V}$ ,  $V_{G+} = 1 \text{ V}$  (maximum gain),  $T_A = 25^{\circ}\text{C}$ , ac performance measured using the ac test circuit shown in Figure 1 (unless otherwise noted). DC performance is measured using the dc test circuit shown in Figure 2 (unless otherwise noted)

|                                        |                                                                    | TYP        | 0     | OVER TEMPERATURE  |                    |             |  |  |
|----------------------------------------|--------------------------------------------------------------------|------------|-------|-------------------|--------------------|-------------|--|--|
| PARAMETER                              | TEST CONDITIONS                                                    | +25°C      | +25°C | -40°C to<br>+85°C | UNITS              | MIN/<br>MAX |  |  |
| AC PERFORMANCE (See Figure 1)          |                                                                    |            |       |                   |                    | ,           |  |  |
| Small-signal bandwidth                 | All gains, P <sub>IN</sub> = -45 dBm                               | 300        |       |                   | MHz                | Тур         |  |  |
| Slew rate <sup>(1)</sup>               | 1-V <sub>PP</sub> Step, 25% to 75%, minimum gain                   | 1250       |       |                   | V/µs               | Тур         |  |  |
| Settling time to 1% <sup>(1)</sup>     | 1-V <sub>PP</sub> Step, minimum gain                               | 11         |       |                   | ns                 | Тур         |  |  |
| Harmonic distortion                    | $V_{O(PP)} = 1 \text{ V}, R_{L(diff)} = 400 \Omega$                |            |       |                   |                    |             |  |  |
| 2nd Harmonic                           | f = 32 MHz                                                         | -65        |       |                   | dBc                | Тур         |  |  |
| 3rd Harmonic                           | f = 32 MHz                                                         | -61        |       |                   | dBc                | Тур         |  |  |
| Third-order intermodulation distortion | $P_O = -10$ dBm each tone,<br>$f_C = 70$ MHz, 200-kHz tone spacing | -62        |       |                   | dBc                | Тур         |  |  |
| Third-order output intercept point     | f <sub>C</sub> = 70 MHz, 200-kHz tone spacing                      | 21         |       |                   | dBm                | Тур         |  |  |
| Noise figure (with input termination)  | Source impedance: 50 Ω                                             | 9          |       |                   | dB                 | Тур         |  |  |
| Total input voltage noise              | f > 100 kHz                                                        | 1.1        |       |                   | nV/√ <del>Hz</del> | Тур         |  |  |
| DC PERFORMANCE—INPUTS (See Figure 2)   |                                                                    | *          | *     |                   | !                  |             |  |  |
| Input bias current                     |                                                                    | 20         | 39    | 40                | μA                 | Max         |  |  |
| Input bias current offset              |                                                                    | <150       |       |                   | pА                 | Тур         |  |  |
| Minimum input voltage                  | Minimum gain                                                       | 1.5        | 1.6   | 1.7               | V                  | Max         |  |  |
| Maximum input voltage                  | Minimum gain                                                       | 3.5        | 3.35  | 3.2               | V                  | Min         |  |  |
| Common-mode rejection ratio            |                                                                    | 114        | 56    | 44                | dB                 | Min         |  |  |
| Differential input impedance           |                                                                    | 8.5    3.0 |       |                   | kΩ    pF           | Тур         |  |  |
| DC PERFORMANCE—OUTPUTS (See Figure     | 2)                                                                 |            |       |                   |                    |             |  |  |
| Output offset voltage                  | All gains                                                          | ±100       | ±340  | ±480              | mV                 | Max         |  |  |
| Maximum output voltage high            |                                                                    | 3.5        | 3.275 | 3.25              | V                  | Min         |  |  |
| Minimum output voltage low             |                                                                    | 1.5        | 1.7   | 1.8               | V                  | Max         |  |  |
| Output current                         |                                                                    | ±37        | ±16   | ±16               | mA                 | Min         |  |  |
| Output impedance                       |                                                                    | 15         |       |                   | Ω                  | Тур         |  |  |
| OUTPUT COMMON-MODE VOLTAGE CONTR       | OL (See Figure 2)                                                  |            |       |                   |                    |             |  |  |
| Small-signal bandwidth                 |                                                                    | 32         |       |                   | MHz                | Тур         |  |  |
| Gain                                   |                                                                    | 1.00       |       |                   | V/V                | Тур         |  |  |
| Common-mode offset voltage             |                                                                    | 4.5        | 12    | 13.8              | mV                 | Max         |  |  |
| Minimum input voltage                  |                                                                    | 1.75       |       |                   | V                  | Тур         |  |  |
| Maximum input voltage                  |                                                                    | 3.25       |       |                   | V                  | Тур         |  |  |
| Input impedance                        |                                                                    | 25    1    |       |                   | kΩ    pF           | Тур         |  |  |
| Default voltage, with no connect       |                                                                    | 2.5        |       |                   | V                  | Тур         |  |  |
| Input bias current                     |                                                                    | <1         |       |                   | μA                 | Тур         |  |  |

<sup>(1)</sup> Slew rate and settling time measured at amplifier output.



## **SPECIFICATIONS: MAIN AMPLIFIER (continued)**

 $V_{S+} = 5 \text{ V}$ ,  $V_{S-} = 0 \text{ V}$ ,  $V_{OCM} = 2.5 \text{ V}$ ,  $V_{ICM} = 2.5 \text{ V}$ ,  $V_{G-} = 0 \text{ V}$ ,  $V_{G+} = 1 \text{ V}$  (maximum gain),  $T_A = 25^{\circ}\text{C}$ , ac performance measured using the ac test circuit shown in Figure 1 (unless otherwise noted). DC performance is measured using the dc test circuit shown in Figure 2 (unless otherwise noted)

|                                                                                     |                                   | TYP                                 | OVER TEMPERATURE |                   |          |             |  |
|-------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------|------------------|-------------------|----------|-------------|--|
| PARAMETER                                                                           | TEST CONDITIONS                   | +25°C                               | +25°C            | -40°C to<br>+85°C | UNITS    | MIN/<br>MAX |  |
| GAIN CONTROL (See Figure 2)                                                         |                                   |                                     |                  |                   |          |             |  |
| Gain control differential voltage range                                             | V <sub>G+</sub>                   | 0 to 1                              |                  |                   | V        | Тур         |  |
| Minus gain control voltage                                                          | $V_{G-} - V_{S-}$                 | -0.6 to 0.8                         |                  |                   | V        | Тур         |  |
| Minimum gain                                                                        | V <sub>G+</sub> = 0 V             | 11.6                                |                  |                   | dB       | Тур         |  |
| Maximum gain                                                                        | V <sub>G+</sub> = 0.9 V           | 46.5                                |                  |                   | dB       | Тур         |  |
| Gain slope                                                                          | V <sub>G+</sub> = 0 V to 0.9 V    | 38.8                                |                  |                   | dB/V     | Тур         |  |
| Gain slope variation                                                                | V <sub>G+</sub> = 0 V to 0.9 V    | ±1.5                                |                  |                   | dB/V     | Тур         |  |
|                                                                                     | V <sub>G+</sub> = 0 V to 0.15 V   | ±4                                  |                  |                   | dB       | Тур         |  |
| Gain error                                                                          | V <sub>G+</sub> = 0.15 V to 0.9 V | ±2.25                               |                  |                   | dB       | Тур         |  |
| Gain control input bias current                                                     |                                   | <1                                  |                  |                   | μA       | Тур         |  |
| Gain control input resistance                                                       |                                   | 40                                  |                  |                   | kΩ       | Тур         |  |
| Gain control bandwidth                                                              | Small signal –3 dB                | 15                                  |                  |                   | MHz      | Тур         |  |
| VOLTAGE CLAMPING (See Figure 2)                                                     |                                   | *                                   |                  |                   |          | 1           |  |
| Output voltages (V <sub>OUT±</sub> ) relative to clamp voltages (V <sub>CL±</sub> ) | In voltage limiting mode          | ±25                                 | ±38              | ±60               | mV       | Max         |  |
| Input resistance                                                                    |                                   | 3.3                                 |                  |                   | kΩ       | Тур         |  |
| V <sub>CL±</sub> Voltage limits                                                     |                                   | V <sub>S</sub> - to V <sub>S+</sub> |                  |                   | V        | Тур         |  |
| POWER SUPPLY (See Figure 2)                                                         |                                   | •                                   | •                |                   | •        | ,           |  |
| Specified operating voltage                                                         |                                   | 5                                   | 5.5              | 5.5               | V        | Max         |  |
| Maximum quiescent current                                                           |                                   | 40                                  | 48               | 49                | mA       | Max         |  |
| Power supply rejection (±PSRR)                                                      |                                   | 77                                  | 70               | 45                | dB       | Min         |  |
| POWERDOWN (See Figure 2)                                                            |                                   |                                     |                  |                   |          |             |  |
| Enable voltage threshold                                                            | TTL low = shut down               | 1.4                                 |                  | 1.0               | V        | Min         |  |
| Disable voltage threshold                                                           | TTL high = normal operation       | 1.4                                 |                  | 1.65              | V        | Max         |  |
| Power-down quiescent current                                                        |                                   | 0.35                                | 0.4              | 0.45              | mA       | Max         |  |
| Input current high                                                                  |                                   | 9                                   | 16               | 19                | μA       | Max         |  |
| Input current low                                                                   |                                   | 109                                 | 116              | 119               | μA       | Max         |  |
| Input impedance                                                                     |                                   | 50    1                             |                  |                   | kΩ    pF | Тур         |  |
| Turn-on time delay                                                                  | M 1, 500, 1                       | 820                                 |                  |                   | ns       | Тур         |  |
| Turn-off time delay                                                                 | Measured to 50% quiescent current | 500                                 |                  |                   | ns       | Тур         |  |
| Forward isolation in power down                                                     |                                   | 80                                  |                  |                   | dB       | Тур         |  |
| Input resistance in power down                                                      |                                   | > 1                                 |                  |                   | ΜΩ       | Тур         |  |
| Output resistance in power down                                                     |                                   | 16                                  |                  |                   | kΩ       | Тур         |  |





Figure 1. AC Test Circuit



Figure 2. DC Test Circuit

Copyright © 2002–2010, Texas Instruments Incorporated



#### **PIN ASSIGNMENTS**

#### TSSOP PACKAGE PWP-14 (TOP VIEW)



**Table 1. Terminal Functions** 

| TER | MINAL            | DESCRIPTION                                                                                                                     |
|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME             | DESCRIPTION                                                                                                                     |
| 1   | NC               | No internal connection                                                                                                          |
| 2   | NC               | No internal connection                                                                                                          |
| 3   | $V_{IN+}$        | Noninverting amplifier input                                                                                                    |
| 4   | $V_{IN-}$        | Inverting amplifier input                                                                                                       |
| 5   | $V_{G+}$         | Gain setting positive input                                                                                                     |
| 6   | $V_{G-}$         | Gain setting negative input                                                                                                     |
| 7   | PD               | Powerdown, $\overline{PD}$ = logic low puts part into low power mode; $\overline{PD}$ = logic high or open for normal operation |
| 8   | $V_{S-}$         | Negative amplifier power-supply input                                                                                           |
| 9   | $V_{S+}$         | Positive amplifier power-supply input                                                                                           |
| 10  | $V_{OUT+}$       | Noninverted amplifier output                                                                                                    |
| 11  | $V_{OUT-}$       | Inverted amplifier output                                                                                                       |
| 12  | V <sub>OCM</sub> | Output common-mode voltage input                                                                                                |
| 13  | V <sub>CL</sub>  | Output negative clamp voltage input                                                                                             |
| 14  | $V_{CL+}$        | Output positive clamp voltage input                                                                                             |



#### **TYPICAL CHARACTERISTICS**

## **Table of Graphs**

Measured using the ac test circuit shown in Figure 1 (unless otherwise noted).

|                                                 |                                | Figure    |
|-------------------------------------------------|--------------------------------|-----------|
| Voltage Gain to Load                            | vs Frequency (Input at 45 dBm) | Figure 3  |
| Gain and Gain Error                             | vs V <sub>G+</sub>             | Figure 4  |
| Noise Figure                                    | vs Frequency                   | Figure 5  |
| Output Intercept Point                          | vs Frequency                   | Figure 6  |
| 1-dB Compression Point                          | vs Frequency                   | Figure 7  |
| Total Input Voltage Noise                       | vs Frequency                   | Figure 8  |
| Intermodulation Distortion                      | vs Frequency                   | Figure 9  |
| Harmonic Distortion                             | vs Frequency                   | Figure 10 |
| S-Parameters                                    | vs Frequency                   | Figure 11 |
| Differential Input Impedance of Main Amplifier  | vs Frequency                   | Figure 12 |
| Differential Output Impedance of Main Amplifier | vs Frequency                   | Figure 13 |
| V <sub>G+</sub> Input Impedance                 | vs Frequency                   | Figure 14 |
| V <sub>OCM</sub> Input Impedance                | vs Frequency                   | Figure 15 |
| Common-Mode Rejection Ratio                     | vs Frequency                   | Figure 16 |
| Step Response: 2 V <sub>PP</sub>                | vs Time                        | Figure 17 |
| Step Response: Rising Edge                      | vs Time                        | Figure 18 |
| Step Response: Falling Edge                     | vs Time                        | Figure 19 |



#### TYPICAL CHARACTERISTICS





Figure 3.

Figure 4.





**OUTPUT INTERCEPT POINT** 



Figure 5.

Figure 6.

Figure 7.



## **TYPICAL CHARACTERISTICS (continued)** INTERMODULATION DISTORTION



VS **FREQUENCY** -50 -55 -60 IMD<sub>2</sub> and IMD<sub>3</sub> IMD -65 -70 -75  $V_{G+} = 1 \text{ V, } V_{O} = 1 \text{ V}_{PP}$  (Composite),  $R_{L} = 400 \ \Omega$ 



Figure 8.

Figure 9.

100

f - Frequency - MHz

150

50

Figure 10.





-80

0

**DIFFERENTIAL INPUT IMPEDANCE** OF MAIN AMPLIFIER **FREQUENCY** 



Figure 12.

**DIFFERENTIAL OUTPUT IMPEDANCE OF MAIN AMPLIFIER** 



Figure 13.

Figure 11.



## **TYPICAL CHARACTERISTICS (continued)**



Figure 18.

Submit Documentation Feedback

Figure 17.

Figure 19.



#### APPLICATION INFORMATION

The THS7530 is designed for nominal 5-V power supply from  $V_{S+}$  to  $V_{S-}$ .

The amplifier has fully differential inputs,  $V_{\text{IN+}}$  and  $V_{\text{IN-}}$ , and fully differential outputs,  $V_{\text{OUT+}}$  and  $V_{\text{OUT-}}$  The inputs are high impedance and outputs are low impedance. External resistors are recommended for impedance matching and termination purposes.

The inputs and outputs can be dc-coupled, but for performance, the input best and common-mode voltage should be maintained at the midpoint between the two supply pins. The output common-mode voltage is controlled by the voltage applied to V<sub>OCM</sub>. Left unterminated, V<sub>OCM</sub> is set to midsupply by internal resistors. A 0.1-µF bypass capacitor should be placed between V<sub>OCM</sub> and ground to reduce common-mode noise. The input common-mode voltage defaults to midrail when left unconnected. For voltages other than midrail, V<sub>OCM</sub>must be biased by external means. V<sub>IN+</sub> and V<sub>IN</sub> both require a nominal 30-µA bias current for proper operation. Therefore, ensure equal input impedance at each input to avoid generating an offset voltage that varies with gain.

Voltage applied from  $V_{G-}$  to  $V_{G+}$  controls the gain of the part with 38.8-dB/V gain slope. The input can be differential or single ended.  $V_{G-}$  must be maintained within -0.6 V and +0.8 V of  $V_{S-}$ for proper operation. The negative gain input should typically be tied directly to the negative power supply.

 $V_{\text{CL+}}$  and  $V_{\text{CL-}}$  are inputs that limit the output voltage swing of the amplifier. The voltages applied set an absolute limit on the voltages at the output. Input voltages at  $V_{\text{CL+}}$  and  $V_{\text{CL-}}$  clamp the output, ensuring that neither output exceeds those values.

The power-down input is a TTL compatible input, referenced to the negative supply voltage. A logic low puts the THS7530 in power-saving mode. In power-down mode the part consumes less than 1-mA current, the output goes high impedance, and a high amount of isolation is maintained between the input and output.

Power-supply bypass capacitors are required for proper operation. A 6.8-µF tantalum bulk capacitor is recommended if the amplifier is located far from the power supply and may be shared among other devices. A ceramic 0.1-µF capacitor is recommended within 0.1-in of the device power pin. The ceramic capacitors should be located on the same layer as the amplifier to eliminate the use of vias between the capacitors and the power pin.

Figure 20 through Figure 24 show some basic circuit configurations.



Figure 20. EVM Schematic: Designed for Use with Typical 50-Ω RF Test Equipment



Figure 21. AC-Coupled Single-Ended Input with AC-Coupled Differential Output



Figure 22. AC-Coupled Differential Input with AC-Coupled Differential Output





Figure 23. DC-Coupled Single-Ended Input with DC-Coupled Differential Output



Figure 24. DC-Coupled Differential Input with DC-Coupled Differential Output

#### LAYOUT CONSIDERATIONS

The THS7530 comes in a thermally-enhanced PowerPAD™ package. Figure 25 shows the recommended number of vias and thermal land size recommended for best performance. Thermal vias connect the thermal land to internal or external copper planes and should have a drill diameter sufficiently small so that the via hole is effectively plugged when the barrel of the via is plated with copper. This plug is needed to prevent wicking the solder away from the interface between the package body and the thermal land on the surface of the board during solder reflow. The experiments conducted jointly with Solectron Texas indicate that a via drill diameter of 0,33 mm (13 mils, or .013 in) or smaller works well when 1-ounce copper is plated at the surface of the board and simultaneously plating the barrel of the via. If the thermal vias are not plugged when the copper plating is performed, then a solder mask material should be used to cap the vias with a dimension equal to the via diameter + 0,1 mm minimum. This prevents the solder from being wicked through the thermal via and potentially creating a solder void in the region between the package bottom and the thermal land on the surface of the PCB.



Figure 25. Recommended Thermal Land Size and Thermal Via Patterns (Dimensions in mm)

See TI's Technical Brief titled,  $PowerPAD^{TM}$  Thermally Enhanced Package (SLMA002) for a detailed discussion of the PowerPAD<sup>TM</sup> package, its dimensions, and recommended use.

#### THEORY OF OPERATION

Figure 26 shows a simplified schematic of the THS7530.

The input architecture is a modified Gilbert cell. The output from the Gilbert cell is converted to a voltage and buffered to the output as a fully-differential signal. A summing node between the outputs is used to compare the output common-mode voltage to the  $V_{\rm OCM}$  input. The  $V_{\rm OCM}$  error amplifier then servos the output common-mode voltage to maintain it equal to the  $V_{\rm OCM}$  input. Left unterminated,  $V_{\rm OCM}$  is set to midsupply by internal resistors.

The gain control input is conditioned to give linear-in-dB gain control (block H). The gain control input is a differential signal from 0 V to 0.9 V which varies the gain from 11.6 dB to 46.5 dB.

 $V_{\text{CL+}}$  and  $V_{\text{CL-}}$  provide inputs that limit the output voltage swing of the amplifier.



Figure 26. THS7530 Simplified Schematic



#### **SPICE MODEL**

```
* [Disclaimer] (C) Copyright Texas Instruments Incorporated 1999-2002 All rights reserved
* Texas Instruments Incorporated hereby grants the user of this SPICE Macro-model a
* non-exclusive, nontransferable license to use this SPICE Macro-model under the following
* terms. Before using this SPICE Macro-model, the user should read this license. If the
* user does not accept these terms, the SPICE Macro-model should be returned to Texas
* Instruments within 30 days. The user is granted this license only to use the SPICE
* Macro-model and is not granted rights to sell, load, rent, lease or license the SPICE
* Macro-model in whole or in part, or in modified form to anyone other than user. User may
 modify the SPICE Macro-model to suit its specific applications but rights to derivative
* works and such modifications shall belong to Texas Instruments. This SPICE Macro-model is
 provided on an "AS IS" basis and Texas Instruments makes absolutely no warranty with
 respect to the information contained herein. TEXAS INSTRUMENTS DISCLAIMS AND CUSTOMER
 WAIVES ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING WARRANTIES OF MERCHANTABILITY
* OR FITNESS FOR A PARTICULAR PURPOSE. The entire risk as to quality and performance is with
* the Customer. ACCORDINGLY, IN NO EVENT SHALL THE COMPANY BE LIABLE FOR ANY DAMAGES,
 WHETHER IN CONTRACT OR TORT, INCLUDING ANY LOST PROFITS OR OTHER INCIDENTAL, CONSEQUENTIAL,
* EXEMPLARY, OR PUNITIVE DAMAGES ARISING OUT OF THE USE OR APPLICATION OF THE SPICE
* Macro-model provided in this package. Further, Texas Instruments reserves the right to
 discontinue or make changes without notice to any product herein to improve reliability,
  function, or design. Texas Instruments does not convey any license under patent rights or
 any other intellectual property rights, including those of third parties.
* THS7530 SUBCIRCUIT
 HIGH SPEED FULLY DIFFERENTIAL VARIABLE AMPLIFIER
  WRITTEN 11/26/02
  VG- is tied to VS- and output clamping is not modeled
 CONNECTIONS: IN+
    IN-
      VS+
        VS-
          OUT-
            OUT+
              VOCM
                VG+
.SUBCKT THS7530 1 2 3 4 5 6 7 8
*INPUT*
Q1 122 1 101 NPN_IN 16
Q2 123 2 102 NPN_IN 16
R1 102 101 25
I1 101 4 DC 4.85e-3
I2 102 4 DC 4.85e-3
*OUAD*
Q3 132 120 122 NPN 16
Q4 121 119 122 NPN 16
Q5 132 119 123 NPN 16
O6 121 120 123 NPN 16
R2 132 3 250
R3 121 3 250
*CURRENT AMP*
F1 128 129 VF1 6
VF1 132 121 0V
*Z NODE*
R4 128 129 2k
I3 129 4 DC 0.75e-3
I4 128 4 DC 0.75e-3
V9 128 328 0.7
```

Copyright © 2002–2010, Texas Instruments Incorporated

V10 129 329 0.7



```
*FREQUENCY SHAPING*
E3 131 0 329 0 1
R5 131 140 30
L3 140 133 7.5n
C6 133 0 24p
E4 130 0 328 0 1
R9 130 141 30
L4 141 125 10n
C7 125 0 27p
*OUTPUT BUFFER*
Q9 4 133 117 PNP 5.12
Q10 3 133 127 NPN 5.12
Q11 3 117 134 NPN 81.92
Q12 4 127 135 PNP 81.92
Q13 4 125 116 PNP 5.12
Q14 3 125 126 NPN 5.12
Q15 3 116 136 NPN 81.92
Q16 4 126 137 PNP 81.92
R6 138 134 5
R7 135 138 5
R10 139 136 5
R11 137 139 5
I5 3 117 DC 0.4e-3
I6 127 4 DC 0.4e-3
I7 3 116 DC 0.4e-3
I8 126 4 DC 0.4e-3
*OUTPUT Z*
R8 113 138 2
R12 115 139 2
L1 113 5 4n
L2 115 6 4n
C1 6 5 2p
*VOCM
Rcm1 115 114 8k
Ccm1 115 114 0.1p
Rcm2 114 113 8k
Ccm2 114 113 0.1p
E1 118 0 114 7 1e3
Rtop 3 7 50k
Rbot 4 7 50k
Q7 128 118 3 PNP 16
Q8 129 118 3 PNP 16
*GAIN CONTROL*
V8 235 8 0.454
E5 231 0 235 4 0.51
E6 232 0 POLY(1) 231 0 0.0 1 1 0.5 3.5
E7 233 0 232 0 0.115
E8 234 0 POLY(1) 233 0 0.0 0 1 0 0.333
E9 120 119 234 0 0.42
V7 3 120 1.6
Rsupply 3 4 310
.MODEL NPN_IN NPN
+ KF=1E-12
.MODEL NPN NPN
.MODEL PNP PNP
```

.ENDS



#### **REVISION HISTORY**

| CI | hanges from Revision B (February, 2006) to Revision C                              | Page           |
|----|------------------------------------------------------------------------------------|----------------|
| •  | Corrected polarity indication on input and output in front-page figure             | 1              |
| •  | Deleted lead temperature specification from Absolute Maximum Ratings table         | <mark>2</mark> |
| •  | Corrected Figure 2                                                                 | 5              |
| •  | Changed Figure 21 and Figure 22 to correct problem with output polarity indication | 11             |
| •  | Changed Figure 23 and Figure 24 to correct problem with output polarity indication | 12             |
|    |                                                                                    |                |



### PACKAGE OPTION ADDENDUM

10-Jun-2014

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| THS7530PWP       | ACTIVE | HTSSOP       | PWP     | 14   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | THS7530        | Samples |
| THS7530PWPG4     | ACTIVE | HTSSOP       | PWP     | 14   | 90      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | THS7530        | Samples |
| THS7530PWPR      | ACTIVE | HTSSOP       | PWP     | 14   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | THS7530        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, Tl Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

10-Jun-2014

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THS7530PWPR | HTSSOP          | PWP                | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

|   | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | THS7530PWPR | HTSSOP       | PWP             | 14   | 2000 | 367.0       | 367.0      | 35.0        |

PWP (R-PDSO-G14)

## PowerPAD ™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



## PWP (R-PDSO-G14) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206332-2/AH 11/13

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



## PWP (R-PDSO-G14)

## PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## PWP (R-PDSO-G14) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206332-44/AH 11/13

NOTE: A. All linear dimensions are in millimeters

🛕 Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>